This website uses cookies. By using this site, you consent to the use of cookies. For more information, please take a look at our Privacy Policy.

ZL30772LFG7

Ethernet, SONET/SDH, Wireless Base Stations Synchronizer IC 1.045GHz 2 Output 80-LGA (11x11)

ZL30772LFG7 General Description

The ZL30772 offers two independent timing channels of a combined hardware and software platform including IEEE 1588-2008 Precision Time Protocol Stack and Synchronization Algorithms. Using Microsemi’s miTimePLL timing technology, this device offers new and improved features for 5G transport and wireless infrastructure equipment. This device is ideal for timing card applications in systems that need to support 10G/40G and 100G Phys.

Click here for the list of supported IEEE 1588-2008 PTP Profiles and Equipment Clock Specifications

Log in to your MyMicrochip account (with SDE enabled) and request for data sheet and the following application notes.

AN3467 Crystals and Oscillators for Next Generation Timing Solutions

ZLAN-649 ZL3067x Power Supply Decoupling and Layout Practices

ZLAN-656 Redwood PSNR

ZLAN-664 Board Design Recommendations for Redwood

ZLAN-672 Generating JESD204B Clock SYSREF Using Redwood

ZLAN-683 Assembly and PCB Layout Guidelines for 80-lead LGA Package

ZLAN-724 Phase Measurement Compensation for Redwood

ZLAN-728 Indirect Read and Write Procedure

Key Features

  • Two independent DPLL channels
  • Precise phase/frequency measurement and tuning lower system latency to meet 4G LTE, 5G & Wireless Infrastructure
  • Ultra-fast lock to GPS/GNSS and 1PPS for faster power-up time for 4G LTE, 5G & Wireless Infrastructure
  • Precise chip-to-chip time interfaces use less backplane traces for 1PPS distribution for chassis systems
  • Split oscillator option lowers cost, lowers jitter, and provides redundancy
  • SyncE assist for high-accuracy IEEE 1588 provide lower cost end applications to assist IEEE1588 for time
  • Sophisticated packet clock recovery algorithms are field proven and most widely deployed by Carriers
  • Fully compliant to EEC (G.8262), SEC (G.813), GR-253 SMC and GR-1244 Stratum 3
  • Packet-timing compliance with ITU-T G.8261, G.8263, G.8273.2 (class A, B, C, D), G.8273.4
  • Enables 5G wireless applications with sub 100ns time/phase alignment requirements
  • Excellent jitter performance of 240fs RMS in the 12 kHz to 20 MHz band meets jitter requirements for 10G/40G and 100G PHYs
  • Two programmable ultra-low jitter synthesizers generate any frequency from 0.5 Hz to 1045 MHz
  • One programmable general purpose synthesizer generates any clock from 0.5 Hz to 180 MHz
  • 8 differential or 16 single ended ultra-low jitter outputs plus two general purpose CMOS outputs
  • Programmable output advancement/delay to accommodate trace delays or compensate for system routing paths
  • Up to three programmable digital PLLs/NCOs with loop bandwidth from 0.1 mHz to 470 Hz synchronize to any clock rate from 0.5 Hz to 900 MHz
  • Accepts up to 10 differential or 10 single ended input references
  • Full reference monitoring of electrical failures
  • Automatic hitless reference switching and digital holdover on reference fail with initial holdover accuracy better than 0.1 ppb
  • Any input reference can be fed with clock, sync (frame pulse), clock /sync pair or clock modulated with sync pulse (embedded PPS ePPS and embedded PP2S ePP2S)
  • Easy Configuration and dynamic programming via SPI/I2C interface
  • Factory programming available
  • Operates from a single crystal resonator or clock oscillator
    • Applications/Uses
    • Central timing function for carrier network equipment compliant to ITU-T G.8262, G.8273.2, G.8273.4
    • Communications systems timed by any combination of Synchronous Ethernet, IEEE 1588 PTP, or GPS/GNSS
    • 5G wireless CU, DU, and RU systems
    • 5G systems with precise time requirements driven by advanced services such as carrier aggregation, coordinated multipoint, OTDOA location, etc.
    • Integrated basestation reference clock for 2G through 4G LTE-A macro and micro cells
    • Carrier routers, access aggregation, wireless backhaul
    • SONET/SDH systems

    Specifications

    Programmabe Not Verified PLL Yes
    Main Purpose Ethernet, SONET/SDH, Wireless Base Stations Input CMOS
    Output CMOS, HCSL, HSTL, LVDS, LVPECL Number of Circuits 2
    Ratio - Input:Output 5:10 Differential - Input:Output Yes/Yes
    Frequency - Max 1.045GHz Voltage - Supply 1.8V, 3.3V
    Operating Temperature -40°C ~ 85°C Mounting Type Surface Mount

    Service Policies and Others

    After-Sales & Settlement Related

    payment Payment

    Payment Method

    hsbc
    TT/Wire Transfer
    paypal
    Paypal
    wu
    Western Union
    mg
    Money Gram

    For alternative payment channels, please reach out to us at:

    [email protected]
    shipping Shipping & Packing

    Shipping Method

    fedex
    Fedex
    ups
    UPS
    dhl
    DHL
    tnt
    NTN
    Packing

    AVAQ determines and packages all devices based on electrostatic discharge (ESD) and moisture sensitivity level (MSL) protection requirements.

    Warranty Warranty

    We promise to provide 365 days quality assurance service for all our products.

    Reviews

    You need to log in to reply. Sign In | Sign Up

    Availability: 8315 PCS

    +BOM
    Qty. Unit Price Ext. Price
    1+ - -

    The prices below are for reference only.