

### LDO Regulators with Watchdog Timer and Voltage Detector

# 550 mA Output LDO Regulator with WDT and Voltage Detector

BD4271xxx-C Series

### **General Description**

BD4271xxx-C Series are automotive voltage regulators with watchdog timer and offers the output current of 550 mA while limiting the quiescent current low. A logical "HIGH" at the CTL pin enables the LDO regulator and "LOW" disables the LDO regulator and keeps current consumption low.

A reset signal is generated for an output voltage  $V_{\text{O}}$  of Typ 4.65 V.

The reset delay time and watchdog time (WDT) can be programmed by the external capacitor.

### **Features**

- Low ESR ceramic capacitors applicable for output
- Low drop voltage: PDMOS output transistor
- Power on and under-voltage reset
- Programmable reset delay and watchdog time by external capacitor

### **Applications**

 Onboard Vehicle Device (Engine ECU, Body-control, Car Stereos, Satellite Navigation System, etc.)

### **Key Specifications**

- AEC-Q100 qualified (Note 1)
- Functional Safety Supportive Automotive Products
- Qualified for Automotive Applications
- Wide Temperature Range (Tj):
   Wide Operating Input Range:
   Low Quiescent Current:
   Output Load Current:
   Output Voltage:
   Reset Detection Voltage Accuracy:
   -40 °C to +150 °C
   -0.3 V to +45 V
   75 µA (Typ)
   550 mA
   5.0 V (Typ) ± 2 %
   4.53 V to 4.77 V
   4.65 V (Typ)
- Enable input
- Over Current Protection (OCP)
- Thermal Shutdown (TSD) (Note1: Grade 1)

### **Packages**

- HFP: HRP7■ FP2: TO263-7
- EFJ: HTSOP-J8

### W (Typ) x D (Typ) x H (Max)

9.395 mm x 10.540 mm x 2.005 mm 10.00 mm x 14.95 mm x 4.50 mm 4.9 mm x 6.0 mm x 1.0 mm



HRP7



TO263-7



HTSOP-J8

### **Typical Application Circuit**

 $C_{IN} \ge 0.1 \ \mu\text{F}, \ C_{CT} = 0.001 \ \mu\text{F} \ \text{to} \ 10 \ \mu\text{F}, \ C_O \ge 6 \ \mu\text{F}$ 



### Pin Configurations (BD4271HFP-C, BD4271FP2-C)





### Pin Description (BD4271HFP-C, BD4271FP2-C)

| Pin No. | Pin Name | Function                              |
|---------|----------|---------------------------------------|
| 1       | VCC      | Input                                 |
| 2       | CTL      | Output control                        |
| 3       | RO       | Reset output                          |
| 4       | GND      | Ground                                |
| 5       | CT       | Setting Reset Delay Time and WDT time |
| 6       | CLK      | Input CLK from Microcomputer          |
| 7       | VO       | Output                                |
| FIN     | GND      | Ground                                |

### Pin Configuration (BD4271EFJ-C)



### Pin Description (BD4271EFJ-C)

| Pin No. | Pin Name | Function                              |
|---------|----------|---------------------------------------|
| 1       | VCC      | Input                                 |
| 2       | CTL      | Output control                        |
| 3       | N.C      | No Connection <sup>(Note 1)</sup>     |
| 4       | RO       | Reset output                          |
| 5       | GND      | Ground                                |
| 6       | CLK      | Input CLK from Microcomputer          |
| 7       | CT       | Setting Reset Delay Time and WDT time |
| 8       | VO       | Output                                |
| EXP-PAD | EXP-PAD  | No Connection <sup>(Note 2)</sup>     |

(Note 1) This pin is not connected to the chip. It can keep open or it's also possible to connect to GND.
If Pin No.3 is shorted to GND, Pin No.3 will be adjacent to Pin No.2 CTL and Pin No.4 RO on the board layout.
If adjacent pins are expected to be shorted, please confirm if there is any problem with the actual application.
(Note 2) It is recommended to connect the EXP-PAD to the GND pattern to improve heat dissipation.

### **Block Diagram**



### **Block Descriptions**

| Block Name      | Function                    | Description of Blocks                                                                                                          |
|-----------------|-----------------------------|--------------------------------------------------------------------------------------------------------------------------------|
| TSD             | Thermal shutdown protection | The TSD protects the device from overheating. If the chip temperature (Tj) reaches ca. 175 °C (Typ), the output is turned off. |
| Reference       | Reference voltage           | The Reference generates the Reference Voltage.                                                                                 |
| OCP             | Over current protection     | The OCP protects the device from damage caused by over current.                                                                |
| UVLO            | Under voltage lock out      | The UVLO prevents malfunction of the reset block in case of very low output voltage.                                           |
| Error Amplifier | Error amplifier             | The Error Amplifier amplifies the difference between the feedback voltage of the output voltage and the reference voltage.     |
| Control         | RESET + WDT time control    | The reset delay time and watchdog time can be programmed.                                                                      |

### **Absolute Maximum Ratings**

| Parameter                    | Symbol           | Ratings                               | Unit |
|------------------------------|------------------|---------------------------------------|------|
| Supply Voltage               | Vcc              | -0.3 to +45.0                         | V    |
| Output Control Voltage       | V <sub>CTL</sub> | -0.3 to +45.0                         | V    |
| RO Voltage                   | V <sub>RO</sub>  | -0.3 to +7.0 (≤ V <sub>O</sub> + 0.3) | V    |
| Output Voltage               | Vo               | -0.3 to +7.0                          | V    |
| CLK Voltage                  | V <sub>CLK</sub> | -0.3 to V <sub>O</sub> + 0.3          | V    |
| Junction Temperature Range   | Tj               | -40 to +150                           | °C   |
| Storage Temperature Range    | Tstg             | -55 to +150                           | °C   |
| Maximum Junction Temperature | Tjmax            | +150                                  | °C   |

### Caution:

Exceeding the absolute maximum rating for supply voltage, operating temperature or other parameters can result in damages to or destruction of the chip. In this event it also becomes impossible to determine the cause of the damage (e.g. short circuit, open circuit, etc.). Therefore, if any special mode is being considered with values expected to exceed the absolute maximum ratings, implementing physical safety measures, such as adding fuses, should be considered.

### **Recommended Operating Conditions**

| Parameter                                | Symbol | Min | Max  | Unit |
|------------------------------------------|--------|-----|------|------|
| Supply Voltage (I <sub>O</sub> ≤ 300 mA) | Vcc    | 5.5 | 45.0 | V    |
| Supply Voltage (I <sub>O</sub> ≤ 550 mA) | Vcc    | 6.0 | 45.0 | V    |
| Output Control Voltage                   | Vctl   | 0   | 45.0 | V    |
| Start -Up Voltage (Note 1)               | Vcc    | 3.0 | _    | V    |
| Output Current                           | lo     | 0   | 550  | mA   |
| Operating Ratings Temperature            | Та     | -40 | +125 | °C   |

(Note 1) When  $I_0 = 0$  mA.

### Thermal Resistance<sup>(Note 1)</sup>

| Devenuetor                                          | Cy year la a l      | Thermal Re  | 1.1           |      |
|-----------------------------------------------------|---------------------|-------------|---------------|------|
| Parameter                                           | Symbol              | 1s (Note 3) | 2s2p (Note 4) | Unit |
| HRP7                                                |                     |             |               |      |
| Junction to Ambient                                 | θја                 | 96.0        | 22.0          | °C/W |
| Junction to Top Characterization Parameter (Note 2) | $\Psi_{	extsf{JT}}$ | 6           | 2             | °C/W |
| TO263-7                                             |                     |             |               |      |
| Junction to Ambient                                 | θја                 | 80.7        | 20.3          | °C/W |
| Junction to Top Characterization Parameter (Note 2) | $\Psi_{JT}$         | 8           | 2             | °C/W |
| HTSOP-J8                                            |                     |             |               |      |
| Junction to Ambient                                 | θја                 | 131.7       | 33.0          | °C/W |
| Junction to Top Characterization Parameter (Note 2) | $\Psi_{JT}$         | 12          | 5             | °C/W |

<sup>(</sup>Note 1) Based on JESD51-2A (Still-Air)

**Footprints and Traces** 

| Trote 4) Using a r CD board based    | OII 3E3D3 1-3, 1. |                               |
|--------------------------------------|-------------------|-------------------------------|
| Layer Number of<br>Measurement Board | Material          | Board Size                    |
| Single                               | FR-4              | 114.3 mm x 76.2 mm x 1.57 mmt |
| Тор                                  |                   |                               |
| Copper Pattern                       | Thickness         |                               |

 $70~\mu m$ 

|   | Layer Number of       | Material  | Board Size                   |            | Thermal Via <sup>(</sup> | Note 5)   |
|---|-----------------------|-----------|------------------------------|------------|--------------------------|-----------|
|   | Measurement Board     | Material  | Board Size                   | Board Size |                          | Diameter  |
|   | 4 Layers              | FR-4      | 114.3 mm x 76.2 mm x 1.6 mmt |            | 1.20 mm                  | Ф0.30 mm  |
| Ī | Тор                   |           | 2 Internal Layers            |            | Bottom                   |           |
|   | Copper Pattern        | Thickness | Copper Pattern               | Thickness  | Copper Pattern           | Thickness |
|   | Footprints and Traces | 70 µm     | 74.2 mm x 74.2 mm            | 35 µm      | 74.2 mm x 74.2 mm        | 70 µm     |

(Note 5) This thermal via connects with the copper pattern of all layers.

<sup>(</sup>Note 2) The thermal characterization parameter to report the difference between junction temperature and the temperature at the top center of the outside surface of the component package.

(Note 3) Using a PCB board based on JESD51-3.

(Note 4) Using a PCB board based on JESD51-5, 7.

Electrical Characteristics (LDO) (Unless otherwise specified, Tj = -40  $^{\circ}$ C to +150  $^{\circ}$ C, V<sub>CC</sub> = 13.5 V, V<sub>CTL</sub> = 5 V, I<sub>O</sub> = 0 mA, the typical value is defined at Tj = +25  $^{\circ}$ C)

| Parameter               | Symbol           | Limit |      | - Unit | Conditions |                                                                              |
|-------------------------|------------------|-------|------|--------|------------|------------------------------------------------------------------------------|
| Parameter               | Symbol           | Min   | Тур  | Max    | Offic      | Conditions                                                                   |
| Circuit Current         | Icc              | _     | 75   | 150    | μΑ         | I <sub>O</sub> = 0 mA                                                        |
| Standby Current         | Ist              | _     | 2.0  | 9.0    | μA         | V <sub>CTL</sub> = 0 V<br>Tj ≤ 125 °C                                        |
| Output Voltage          | Vo               | 4.90  | 5.00 | 5.10   | V          | 6 V ≤ V <sub>CC</sub> ≤ 40 V<br>0 mA ≤ I <sub>O</sub> ≤ 300 mA               |
| Output Voltage          | Vo               | 4.90  | 5.00 | 5.10   | V          | $8 \text{ V} \le \text{V}_{CC} \le 26 \text{ V}$<br>$I_0 \le 550 \text{ mA}$ |
| Dropout Voltage         | $\Delta V_d$     | _     | 0.2  | 0.5    | V          | V <sub>CC</sub> = 4.75 V<br>I <sub>O</sub> = 300 mA                          |
| Ripple Rejection        | R.R.             | _     | 60   | _      | dB         | f = 120 Hz, ein = 1 Vrms<br>I <sub>O</sub> = 100 mA                          |
| Line Regulation         | Reg.I            | -30   | _    | 30     | mV         | 8 V ≤ V <sub>CC</sub> ≤ 16 V                                                 |
| Load Regulation         | Reg.L            | _     | 10   | 40     | mV         | 10 mA ≤ I <sub>O</sub> ≤ 300 mA                                              |
| Thermal Shutdown        | TSD              | _     | 175  | _      | °C         | Tj at TSD ON                                                                 |
| Over Current Protection | lo               | 550   | _    | _      | mA         |                                                                              |
| CTL ON Mode Voltage     | $V_{\text{thH}}$ | 2.7   | _    | _      | V          | Active Mode                                                                  |
| CTL OFF Mode Voltage    | V <sub>thL</sub> | _     | _    | 0.8    | V          | Off Mode                                                                     |
| CTL Input Current       | Ість             | _     | 15   | 30     | μA         | V <sub>CTL</sub> = 5 V                                                       |

### **Electrical Characteristics (Reset, WDT Function)**

(Unless otherwise specified, Tj = -40 °C to +150 °C,  $V_{CC}$  = 13.5 V,  $V_{CTL}$  = 5 V,  $I_{O}$  = 0 mA, the typical value is defined at Tj = +25 °C)

| Parameter                    | Symbol            |                         | Limit |                         | Unit  | Conditions                                      |  |
|------------------------------|-------------------|-------------------------|-------|-------------------------|-------|-------------------------------------------------|--|
| Farameter                    | Syllibol          | Min                     | Тур   | Max                     | Offic | Conditions                                      |  |
| Reset Detection Voltage      | $V_{RT}$          | 4.53                    | 4.65  | 4.77                    | V     | _                                               |  |
| Reset Detection Hysteresis   | VRHYS             | 25                      | 60    | 100                     | mV    | _                                               |  |
| Reset Pull-up Resistance     | R <sub>RO</sub>   | 18                      | 30    | 46                      | kΩ    | _                                               |  |
| Reset Low Voltage            | V <sub>RO</sub>   | _                       | _     | 0.4                     | V     | _                                               |  |
| CT Upper-side Threshold      | Vст_н             | _                       | 1.80  | _                       | V     | _                                               |  |
| CT Lower-side Threshold      | V <sub>CT_L</sub> | _                       | 0.45  | _                       | V     | _                                               |  |
| CT Charge Current            | Іст_с             | _                       | 16    | _                       | μA    | V <sub>CT</sub> = 0.15 V                        |  |
| CT Discharge Current         | I <sub>CT_D</sub> | _                       | 3     | _                       | μA    | V <sub>CT</sub> = 1.35 V                        |  |
| Delay Time L→H               | t <sub>d</sub>    | 8                       | 11.5  | 16                      | ms    | CcT = 0.1 µF (Note 1)                           |  |
| WDT Monitor Time             | twн               | 30                      | 45    | 66                      | ms    | CcT = 0.1 µF (Note 1)                           |  |
| WDT Reset Time               | t <sub>WL</sub>   | 5                       | 9     | 15                      | ms    | CcT = 0.1 µF (Note 1)                           |  |
| CLK Input High Level Voltage | VHCLK             | V <sub>O</sub><br>x 0.8 | _     | Vo                      | V     |                                                 |  |
| CLK Input Low Level Voltage  | VLCLK             | 0                       | _     | V <sub>0</sub><br>x 0.3 | V     | CLK is pulled down inside the IC when CLK open. |  |
| CLK Input Current            | I <sub>CLK</sub>  | 1.5                     | 5     | 15                      | μΑ    | V <sub>CLK</sub> = 5 V                          |  |
| CLK Input Pulse Width        | tpclk             | 3                       | _     | _                       | μs    |                                                 |  |
| Minimum Operation Voltage    | Vopr              | 1                       | _     | _                       | V     | RO < 0.5 V                                      |  |

(Note 1)  $t_{d},t_{WH},$  and  $t_{WL}$  can be varied by changing the CT capacitance value. (0.001  $\mu F$  to 10  $\mu F$  available)

 $\begin{array}{l} t_{d1} \ (ms) \approx t_d \ (\text{the Delay Time at } 0.1 \ \mu\text{F}) \ x \ C_{CT} \ (\mu\text{F}) \ / \ 0.1 \\ \text{for example: when } C_{CT} = 1 \ \mu\text{F}, \ 80 \ ms \leq t_d \leq 160 \ ms \\ t_{WH1} \ (ms) \approx t_{WH} \ (\text{the WDT Monitor Time at } 0.1 \ \mu\text{F}) \ x \ C_{CT} \ (\mu\text{F}) \ / \ 0.1 \\ \text{for example: when } C_{CT} = 1 \ \mu\text{F}, \ 300 \ ms \leq t_d \leq 660 \ ms \\ t_{WL1} \ (ms) \approx t_{WL} \ (\text{the WDT Reset Time at } 0.1 \ \mu\text{F}) \ x \ C_{CT} \ (\mu\text{F}) \ / \ 0.1 \\ \text{for example: when } C_{CT} = 1 \ \mu\text{F}, \ 50 \ ms \leq t_d \leq 150 \ ms \\ \end{array}$ 

 $\begin{array}{l} t_{\rm d2}~(ms)\approx t_{\rm d}~(the~Delay~Time~at~0.1~\muF)~x~C_{\rm CT}~(\muF)~/~0.1~\pm~0.1\\ for~example:~when~C_{\rm CT}=0.01~\muF,~0.7~ms \leq t_{\rm d} \leq 1.7~ms\\ t_{WH2}~(ms)\approx t_{WH}~(the~WDT~Monitor~Time~at~0.1~\muF)~x~C_{\rm CT}~(\muF)~/~0.1~\pm~0.1\\ for~example:~when~C_{\rm CT}=0.01~\muF,~2.9~ms \leq t_{\rm d} \leq 6.7~ms\\ t_{WL2}~(ms)\approx t_{WL}~(the~WDT~Reset~Time~at~0.1~\muF)~x~C_{\rm CT}~(\muF)~/~0.1~\pm~0.1\\ for~example:~when~C_{\rm CT}=0.01~\muF,~0.4~ms \leq t_{\rm d} \leq 1.6~ms \end{array}$ 

CT Capacitor: 0.1  $\mu$ F  $\leq$  C<sub>CT</sub>  $\leq$  10  $\mu$ F

CT Capacitor: 0.1  $\mu$ F  $\leq$  C<sub>CT</sub>  $\leq$  10  $\mu$ F

CT Capacitor: 0.1  $\mu$ F  $\leq$  C<sub>CT</sub>  $\leq$  10  $\mu$ F

CT Capacitor: 0.001  $\mu F \le C_{CT} < 0.1 \ \mu F$ 

CT Capacitor: 0.001  $\mu$ F  $\leq$  C<sub>CT</sub> < 0.1  $\mu$ F

CT Capacitor: 0.001  $\mu$ F  $\leq$  C<sub>CT</sub> < 0.1  $\mu$ F

Typical Performance Curves (Unless otherwise specified, Tj = 25 °C, Vcc = 13.5 V, Vctl = 5 V)



Figure 1. Output Voltage vs Supply Voltage  $(R_L = 25 \Omega)$ 



Figure 2. Output Voltage vs Supply Voltage  $(R_L = 25 \Omega)$ 



Figure 3. Output Voltage vs Junction Temperature  $(R_L = 1 \text{ k}\Omega)$ 



Figure 4. Circuit Current vs Supply Voltage





Figure 5. Circuit Current vs Junction Temperature

Figure 6. Circuit Current vs Output Current



Figure 7. Output Voltage vs. Output Current (Over Current Protection)



Figure 8. Output Current vs Junction Temperature



Figure 9. Dropout Voltage vs Output Current ( $V_{CC} = 4.75 \text{ V}$ )



Figure 10. Output Voltage vs Junction Temperature (Thermal Shutdown)



Figure 11. Output Voltage vs CTL Voltage



Figure 12. CTL Voltage vs Junction Temperature



Figure 13. CTL Current vs Junction Temperature

Figure 14. Reset Detection Voltage vs Junction Temperature



Figure 15. RO Voltage vs Output Voltage



Figure 16. RO Voltage vs Output Voltage



Figure 17. CT Current vs Junction Temperature



Figure 18. CT Voltage vs Junction Temperature



Figure 19. Delay Time L $\rightarrow$ H vs Junction Temperature (C<sub>CT</sub> = 0.1  $\mu$ F)



Figure 20. Delay Time L→H vs CT Capacitance



Figure 21. Watchdog Time vs Junction Temperature

Figure 22. Watchdog Time vs CT Capacitance

### **Measurement Circuit**



Measurement setup for Figure 1,2,3,10.



Measurement setup for Figure 4,5.



Measurement setup for Figure 6.



Measurement setup for Figure 7,8.



Measurement setup for Figure 9.



Measurement setup for Figure 11,12,13.



Measurement setup for Figure 14,15,16.



Measurement setup for Figure 17,18.

Figure 23. Measurement Circuit



Measurement setup for Figure 19,20,21,22.

### **Timing Chart**

1. When supply voltage  $V_{CC}$  is ON  $\leftrightarrow$  OFF (Not to input CLK voltage  $V_{CLK}$  when output voltage  $V_0$  = Low)



Figure 24. Timing Chart 1

### Timing Chart - continued

2. When output control voltage  $V_{CTL}$  is ON  $\leftrightarrow$  OFF (Not to input CLK voltage  $V_{CLK}$  when output voltage  $V_0 = Low$ )



Figure 25. Timing Chart 2

The Delay Time (  $t_{\text{d}}$ ) is estimated roughly by following calculation.

$$t_{d}[s] \approx \frac{V_{CT\_H}[V] \times C_{CT}[F]}{I_{CT\_C}[A]}$$

Basically, verify the Delay Time (  $t_d$  ) by the ratio of the value at  $C_{CT}$  = 0.1  $\mu F$  specified in datasheet and the actual  $C_{CT}$  capacitance used to calculate.

### Timing Chart - continued

3. When WDT threshold Voltage  $V_{CLK}$  is ON  $\leftrightarrow$  OFF



Figure 26. Timing Chart 3

The WDT Monitor Time (  $t_{WH}$  ) and the WDT Reset Time (  $t_{WL}$  ) is estimated roughly by following calculation.

$$t_{WH}[s] \approx \frac{|V_{CT\_H} - V_{CT\_L}|[V] \times C_{CT}[F]}{I_{CT\_D}[A]} \\ t_{WL}[s] \approx \frac{|V_{CT\_L} - V_{CT\_H}|[V] \times C_{CT}[F]}{I_{CT\_C}[A]}$$

Basically, verify the WDT Monitor Time (  $t_{WH}$  ) and the WDT Reset Time (  $t_{WL}$  ) by the ratio of the value at  $C_{CT}$  = 0.1  $\mu$ F specified in datasheet and the actual  $C_{CT}$  capacitance used to calculate

### **Disable WDT behavior**



Figure 27. Application Circuit



Figure 28. Timing Chart 4

By pulling up the CT pin to the VO pin and keeping CT voltage above  $V_{CT\_H}$ , RO switching and WDT behavior are disabled. However, if under voltage reset is detected with the CT pin pulled up to the VO pin, the circuit that rapidly discharges the  $C_{CT}$  electron will operate and current will flow into the CT pin. Therefore, when pulling up the CT pin to the VO pin, the pull up resister must be required between the VO pin and the CT pin for limiting current. Recommended pull up resistance:  $10 \text{ k}\Omega \sim 200 \text{ k}\Omega$ 

### **Selection of Components Externally Connected**

### · VCC pin capacitor

Insert capacitors with a capacitance of  $0.1~\mu F$  or higher between the VCC and GND pin. We recommend using ceramic capacitor generally featuring good high frequency characteristic. When selecting a ceramic capacitor, please be consider about temperature and DC-biasing characteristics. Place capacitors closest possible to VCC-GND pin. When input impedance is high, e.g. in case there is distance from battery, line voltage drop needs to be prevented by large capacitor. Choose the capacitance according to the line impedance between the power smoothing circuit and the VCC pin. Selection of the capacitance also depends on the applications. Verify the application and allow sufficient margins in the design. We recommend using a capacitor with excellent voltage and temperature characteristics.

#### Output pin capacitor

In order to prevent oscillation, a capacitor needs to be placed between the output pin and GND pin. We recommend using a ceramic capacitor with a capacitance of 6  $\mu$ F or higher. In selecting the capacitor, ensure that the capacitance of 6  $\mu$ F or higher is maintained at the intended applied voltage and temperature range. Due to changes in temperature the capacitor's capacitance can fluctuate possibly resulting in oscillation.

In actual applications the stable operating range is influenced by the PCB impedance, input supply impedance and load impedance. Therefore verification of the final operating environment is needed. When selecting a ceramic capacitor, we recommend using X7R or better components with excellent temperature and DC-biasing characteristics and high voltage tolerance.

In case of the transient input voltage and the load current fluctuation, output voltage may fluctuate. In case this fluctuation can be problematic for the application, connect low ESR capacitor (capacitance > 6  $\mu$ F, ESR < 1  $\Omega$ ) in paralleled to large capacitor with a capacitance of 13  $\mu$ F or higher and ESR of 5  $\Omega$  or lower. Electrolytic and tantalum capacitors can be used as large capacitor. When selecting an electrolytic capacitor, please consider about increasing ESR and decreasing capacitance at cold temperature.

Place the capacitor closest possible to output pin.



Figure 29. Output Capacitance ESR Available Area -40 °C  $\leq$  Tj  $\leq$  +150 °C, 6 V  $\leq$  V $_{CC}$   $\leq$  45 V, V $_{CTL}$  = 5 V, I $_{O}$  = 0 mA to 550 mA

### **Power Dissipation**

■ HRP7



IC mounted on ROHM standard board based on JEDEC.

(1) : 1-layer PCB

(Copper foil area on the reverse side of PCB: 0 mm x 0 mm)

Board material: FR4

Board size: 114.3 mm x 76.2 mm x 1.57 mmt

Mount condition: PCB and exposed pad are soldered.

Top copper foil: ROHM recommended footprint + wiring to measure, 2 oz. copper.

(2) : 4-layer PCB

(2 inner layers and Copper foil area on the reverse side of PCB:

74.2 mm x 74.2 mm) Board material: FR4

Board size: 114.3 mm x 76.2 mm x 1.60 mmt

Mount condition: PCB and exposed pad are soldered.

Top copper foil: ROHM recommended footprint + wiring to measure, 2 oz. copper. 2 inner layers copper foil area of PCB: 74.2 mm, 1 oz. copper.

Copper foil area on the reverse side of PCB:

74.2 mm x 74.2 mm, 2 oz. copper.

Condition (1):  $\theta_{JA} = 96.0$  °C/W,  $\Psi_{JT}$  (top center) = 6 °C/W Condition (2):  $\theta_{JA} = 22.0$  °C/W,  $\Psi_{JT}$  (top center) = 2 °C/W





Figure 31. TO263-7 Package Data

IC mounted on ROHM standard board based on JEDEC.

(1): 1-layer PCB

(Copper foil area on the reverse side of PCB: 0 mm x 0 mm)

Board material: FR4

Board size: 114.3 mm x 76.2 mm x 1.57 mmt

Mount condition: PCB and exposed pad are soldered.

Top copper foil: ROHM recommended footprint + wiring to measure, 2 oz. copper.

(2) : 4-layer PCB

(2 inner layers and Copper foil area on the reverse side of PCB:

74.2 mm x 74.2 mm) Board material: FR4

Board size: 114.3 mm x 76.2 mm x 1.60 mmt

Mount condition: PCB and exposed pad are soldered.

Top copper foil: ROHM recommended footprint + wiring to measure, 2 oz. copper. 2 inner layers copper foil area of PCB: 74.2 mm x 74.2 mm, 1 oz. copper.

Copper foil area on the reverse side of PCB:

74.2 mm x 74.2 mm, 2 oz. copper.

Condition (1):  $\theta_{JA} = 80.7$  °C/W,  $\Psi_{JT}$  (top center) = 8 °C/W Condition (2):  $\theta_{JA} = 20.3$  °C/W,  $\Psi_{JT}$  (top center) = 2 °C/W

### Power Dissipation - continued

HTSOP-J8



Figure 32. HTSOP-J8 Package Data

IC mounted on ROHM standard board based on JEDEC.

(1) : 1-layer PCB

(Copper foil area on the reverse side of PCB: 0 mm x 0 mm)

Board material: FR4

Board size: 114.3 mm x 76.2 mm x 1.57 mmt

Mount condition: PCB and exposed pad are soldered.

Top copper foil: ROHM recommended footprint + wiring to measure, 2 oz. copper.

(2) : 4-layer PCB

(2 inner layers and Copper foil area on the reverse side of PCB:

74.2 mm x 74.2 mm) Board material: FR4

Board size: 114.3 mm x 76.2 mm x 1.60 mmt

Mount condition: PCB and exposed pad are soldered.

Top copper foil: ROHM recommended footprint + wiring to measure, 2 oz. copper. 2 inner layers copper foil area of PCB: 74.2 mm x 74.2 mm, 1 oz. copper.

Copper foil area on the reverse side of PCB:

74.2 mm x 74.2 mm, 2 oz. copper.

Condition (1):  $\theta_{JA} = 131.7 \, ^{\circ}\text{C/W}$ ,  $\Psi_{JT}$  (top center) = 12  $^{\circ}\text{C/W}$ Condition (2):  $\theta_{JA} = 33 \text{ °C/W}$ ,  $\Psi_{JT}$  (top center) = 5 °C/W

### **Thermal Design**

This product exposes a frame on the back side of the package for thermal efficiency improvement.

Within this IC, the power consumption is decided by the dropout voltage condition, the load current and the circuit current. Refer to power dissipation curves illustrated in Figure 30, 31 and 32 when using the IC in an environment of  $Ta \ge 25$  °C. Even if the ambient temperature Ta is at 25 °C, depending on the input voltage and the load current, chip junction temperature can be very high. Consider the design to be  $Tj \le Tjmax = 150$  °C in all possible operating temperature range.

Should by any condition the maximum junction temperature Tjmax = 150 °C rating be exceeded by the temperature increase of the chip, it may result in deterioration of the properties of the chip. The thermal impedance in this specification is based on recommended PCB and measurement condition by JEDEC standard. Verify the application and allow sufficient margins in the thermal design by the following method is used to calculate the junction temperature Tj.

Tj can be calculated by either of the two following methods.

1. The following method is used to calculate the junction temperature Tj.

```
Tj = Ta + P_C \times \theta_{JA}
```

Tj : Junction Temperature
Ta : Ambient Temperature
Pc : Power Consumption

 $\theta_{JA}$ : Thermal Impedance (Junction to Ambient)

2. The following method is also used to calculate the junction temperature Tj.

```
Ti = T_T + P_C \times \Psi_{JT}
```

Tj : Junction Temperature

T<sub>T</sub>: Top Center of Case's (mold) Temperature

Pc : Power Consumption

 $\Psi_{JT}$ : Thermal Impedance (Junction to Top Center of Case)

The following method is used to calculate the power consumption Pc (W).

```
P_C = (V_{CC} - V_O) \times I_O + V_{CC} \times I_{CC}
```

Pc : Power Consumption
Vcc : Supply Voltage
Vo : Output Voltage
Io : Load Current
Icc : Circuit Current

### Calculation Example

= 1.7 W

```
If V_{CC} = 13.5 V, V_O = 5.0 V, I_O = 200 mA, I_{CC} = 85 \muA, the power consumption P_C can be calculated as follows: P_C = (V_{CC} - V_O) × I_O + V_{CC} × I_{CC} = (13.5 V - 5.0 V) × 200 mA + 13.5 V × 85 \muA
```

At the ambient temperature Ta = 85 °C, the thermal impedance (Junction to Ambient) θ<sub>JA</sub> = 22.0 °C/W (4-layer PCB),

```
Tj = Ta + P_C \times \theta_{JA}
= 85 °C + 1.7 W × 22.0 °C/W
= 122.4 °C
```

When operating the IC, the top center of case's (mold) temperature  $T_T = 100$  °C,  $\Psi_{JT} = 6$  °C/W (1-layer PCB),

```
T_J = T_T + P_C \times \Psi_{JT}
= 100 °C + 1.7 W × 6 °C/W
= 110.2 °C
```

For optimum thermal performance, it is recommended to expand the copper foil area of the board, increasing the layer and thermal via between thermal land pad.

### **Application Examples**

 Applying positive surge to the VCC
 If the possibility exists that surges higher than 45 V will be applied to the VCC, a Zener Diode should be placed between the VCC and GND as shown in the figure below.



Applying negative surge to the VCC
 If the possibility exists that negative surges lower than the GND are applied to the VCC, a Shottky Diode should be place between the VCC and GND as shown in the figure below.



· Implementing a Protection Diode

If the possibility exists that a large inductive load is connected to the output pin resulting in back-EMF at time of startup and shutdown, a protection diode should be placed as shown in the figure below.



· Reverse Polarity Diode

In some applications, the VCC and the VO potential might be reversed, possibly resulting in circuit internal damage or damage to the elements. For example, the accumulated charge in the output pin capacitor flowing backward from the VO to the VCC when the VCC shorts to the GND. In order to minimize the damage in such case, use a capacitor with a capacitance less than 1000  $\mu$ F. Also by inserting a reverse polarity diode in series to the VCC, it can prevent reverse current from reverse battery connection or the case. When the point A is short-circuited GND, if there may be any possible case point B is short-circuited to GND, we also recommend using a bypass diode between the VCC and the VO.



### I/O Equivalence Circuits (Note 1)



(Note 1) Resistance value is Typical.

### **Operational Notes**

### 1. Reverse Connection of Power Supply

Connecting the power supply in reverse polarity can damage the IC. Take precautions against reverse polarity when connecting the power supply, such as mounting an external diode between the power supply and the IC's power supply terminals.

### 2. Power Supply Lines

Design the PCB layout pattern to provide low impedance supply lines. Separate the ground and supply lines of the digital and analog blocks to prevent noise in the ground and supply lines of the digital block from affecting the analog block. Furthermore, connect a capacitor to ground at all power supply pins. Consider the effect of temperature and aging on the capacitance value when using electrolytic capacitors.

### 3. Ground Voltage

Ensure that no pins are at a voltage below that of the ground pin at any time, even during transient condition.

#### 4. Ground Wiring Pattern

When using both small-signal and large-current ground traces, the two ground traces should be routed separately but connected to a single ground at the reference point of the application board to avoid fluctuations in the small-signal ground caused by large currents. Also ensure that the ground traces of external components do not cause variations on the ground voltage. The ground lines must be as short and thick as possible to reduce line impedance.

### 5. Thermal Consideration

The power dissipation under actual operating conditions should be taken into consideration and a sufficient margin should be allowed for in the thermal design. On the reverse side of the package this product has an exposed heat pad for improving the heat dissipation. Use both the front and reverse side of the PCB to increase the heat dissipation pattern as far as possible. The amount of heat generated depends on the voltage difference across the input and output, load current, and bias current. Therefore, when actually using the chip, ensure that the generated heat does not exceed the Pd rating.

Should by any condition the maximum junction temperature Tjmax = 150 °C rating be exceeded by the temperature increase of the chip, it may result in deterioration of the properties of the chip. The thermal impedance in this specification is based on recommended PCB and measurement condition by JEDEC standard. Verify the application and allow sufficient margins in the thermal design.

### 6. Recommended Operating Conditions

These conditions represent a range within which the expected characteristics of the IC can be approximately obtained. The electrical characteristics are guaranteed under the conditions of each parameter.

#### 7. Rush Current

When power is first supplied to the IC, it is possible that the internal logic may be unstable and inrush current may flow instantaneously due to the internal powering sequence and delays, especially if the IC has more than one power supply. Therefore, give special consideration to power coupling capacitance, power wiring, width of ground wiring, and routing of connections.

### 8. Testing on Application Boards

When testing the IC on an application board, connecting a capacitor directly to a low-impedance output pin may subject the IC to stress. Always discharge capacitors completely after each process or step. The IC's power supply should always be turned off completely before connecting or removing it from the test setup during the inspection process. To prevent damage from static discharge, ground the IC during assembly and use similar precautions during transport and storage.

### 9. Inter-pin Short and Mounting Errors

Ensure that the direction and position are correct when mounting the IC on the PCB. Incorrect mounting may result in damaging the IC. Avoid nearby pins being shorted to each other especially to ground, power supply and output pin. Inter-pin shorts could be due to many reasons such as metal particles, water droplets (in very humid environment) and unintentional solder bridge deposited in between pins during assembly to name a few.

### **Operational Notes - continued**

#### 10. Unused Input Terminals

Input terminals of an IC are often connected to the gate of a MOS transistor. The gate has extremely high impedance and extremely low capacitance. If left unconnected, the electric field from the outside can easily charge it. The small charge acquired in this way is enough to produce a significant effect on the conduction through the transistor and cause unexpected operation of the IC. So unless otherwise specified, unused input terminals should be connected to the power supply or ground line.

### 11. Regarding the Input Pin of the IC

This monolithic IC contains P+ isolation and P substrate layers between adjacent elements in order to keep them isolated. P/N junctions are formed at the intersection of these P layers with the N layers of other elements to create a variety of parasitic elements.

For example, in case a resistor and a transistor are connected to the pins as shown in the figure below then:

- o The P/N junction functions as a parasitic diode when the GND > pin A for the resistor, or the GND > pin B for the transistor.
- o Also, when the GND > pin B for the transistor (NPN), the parasitic diode described above combines with the N layer of the other adjacent elements to operate as a parasitic NPN transistor.

Parasitic diodes inevitably occur in the structure of the IC. Their operation can result in mutual interference between circuits and can cause malfunctions and, in turn, physical damage to or destruction of the chip. Therefore do not employ any method in which parasitic diodes can operate such as applying a voltage to an input pin that is lower than the (P substrate) GND.



### 12. Ceramic Capacitor

When using a ceramic capacitor, determine the dielectric constant considering the change of capacitance with temperature and the decrease in nominal capacitance due to DC bias and others.

#### 13. Thermal Shutdown Circuit (TSD)

This IC incorporates and integrated thermal shutdown circuit to prevent heat damage to the IC. Normal operation should be within the power dissipation rating, if however the rating is exceeded for a continued period, the junction temperature (Tj) will rise and the TSD circuit will be activated and turn all output pins OFF. After the Tj falls below the TSD threshold the circuits are automatically restored to normal operation.

Note that the TSD circuit operates in a situation that exceeds the absolute maximum ratings and therefore, under no circumstances, should the TSD circuit be used in a set design or for any purpose other than protecting the IC from heat damage.

### 14. Over Current Protection Circuit (OCP)

This IC incorporates an integrated overcurrent protection circuit that is activated when the load is shorted. This protection circuit is effective in preventing damage due to sudden and unexpected incidents. However, the IC should not be used in applications characterized by continuous operation or transitioning of the protection circuit.

#### 15. Functional Safety

"ISO 26262 Process Compliant to Support ASIL-\*"

A product that has been developed based on an ISO 26262 design process compliant to the ASIL level described in the datasheet.

"Safety Mechanism is Implemented to Support Functional Safety (ASIL-\*)"

A product that has implemented safety mechanism to meet ASIL level requirements described in the datasheet.

"Functional Safety Supportive Automotive Products"

A product that has been developed for automotive use and is capable of supporting safety analysis with regard to the functional safety.

Note: "ASIL-\*" is stands for the ratings of "ASIL-A", "-B", "-C" or "-D" specified by each product's datasheet.

### **Ordering Information**



### **Marking Diagram**



| Part Number Marking | Package  | Orderable Part Number |
|---------------------|----------|-----------------------|
| BD4271              | HRP7     | BD4271HFP-CTR         |
|                     | TO263-7  | BD4271FP2-CE2         |
|                     | HTSOP-J8 | BD4271EFJ-CE2         |

**Physical Dimension, Tape and Reel Information** 





1Pin

Reel

Direction of feed

Physical Dimension and Packing Information - continued HTSOP-J8 Package Name 4.  $9\pm0.1$ include. BURR) (Max 5. 25 (3. 2)6 8 5 4  $9\pm0$ . 6.  $0\pm 0$ . (2)  $65\pm0.15$ 1.  $05\pm0$ . 3 0. 545 1PIN MARK  $0.17_{-0.03}^{+0.05}$ OMAX  $85\pm0.05$ 08  $0.8 \pm 0.$ 0.  $42^{+0.05}_{-0.04}$   $\bigcirc$  0. 08  $\bigcirc$ 1. 27 (UNIT:mm) □ 0. 08 S 0 PKG: HTSOP-J8 Drawing No. EX169-5002-2 < Tape and Reel Information > Tape Embossed carrier tape Quantity 2500pcs Direction of feed The direction is the pin 1 of product is at the upper left when you hold reel on the left hand and you pull out the tape on the right hand  $\circ$ 0 0 E2 E2 TR E2 TR E2 TR E2 TR E2 TR TR E1 TL TL Ε1 Ε1 TL E1 TL E1 TL Ε1 Direction of feed Pocket Quadrants

### **Revision History**

| Date        | Revision | Changes                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |
|-------------|----------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Mar.30.2016 | 001      | New Release.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |
| Jun.21.2016 | 002      | TO263-7 PKG added. Thermal resistance format updated.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |
| Mar.25.2021 | 003      | Subtitle correction. Symbol correction "Reset Detection Hysteresis". Symbol correction "CT Upper-side Threshold". Symbol correction "CT Lower-side Threshold". Symbol correction "CT Charge Current". Symbol correction "CT Discharge Current". Formula correction "WDT Monitor Time". Formula correction "WDT Reset Time". Graph title correction Figure 13. Vertical axis label and Graph title correction Figure 14. Legend correction Figure 17. Legend correction Figure 18. Vertical axis label and Graph title correction Figure 19. Vertical axis label and Graph title correction Figure 20. HTSOP-J8 PKG added. |
| Mar.30.2023 | 004      | Add Key Specifications "Functional Safety Supportive Automotive Products" Electrical Characteristics parameter correction. "CLK Input High Level Voltage". Electrical Characteristics parameter correction. "CLK Input Low Level Voltage". Data correction Figure 11. Add Operational Notes "15. Functional Safety".                                                                                                                                                                                                                                                                                                      |

## **Notice**

### **Precaution on using ROHM Products**

1. If you intend to use our Products in devices requiring extremely high reliability (such as medical equipment (Note 1), aircraft/spacecraft, nuclear power controllers, etc.) and whose malfunction or failure may cause loss of human life, bodily injury or serious damage to property ("Specific Applications"), please consult with the ROHM sales representative in advance. Unless otherwise agreed in writing by ROHM in advance, ROHM shall not be in any way responsible or liable for any damages, expenses or losses incurred by you or third parties arising from the use of any ROHM's Products for Specific Applications.

(Note1) Medical Equipment Classification of the Specific Applications

| ſ | JÁPAN   | USA      | EU         | CHINA    |
|---|---------|----------|------------|----------|
| Ī | CLASSⅢ  | CLASSIII | CLASS II b | CLASSIII |
| ſ | CLASSIV |          | CLASSⅢ     |          |

- 2. ROHM designs and manufactures its Products subject to strict quality control system. However, semiconductor products can fail or malfunction at a certain rate. Please be sure to implement, at your own responsibilities, adequate safety measures including but not limited to fail-safe design against the physical injury, damage to any property, which a failure or malfunction of our Products may cause. The following are examples of safety measures:
  - [a] Installation of protection circuits or other protective devices to improve system safety
  - [b] Installation of redundant circuits to reduce the impact of single or multiple circuit failure
- 3. Our Products are not designed under any special or extraordinary environments or conditions, as exemplified below. Accordingly, ROHM shall not be in any way responsible or liable for any damages, expenses or losses arising from the use of any ROHM's Products under any special or extraordinary environments or conditions. If you intend to use our Products under any special or extraordinary environments or conditions (as exemplified below), your independent verification and confirmation of product performance, reliability, etc, prior to use, must be necessary:
  - [a] Use of our Products in any types of liquid, including water, oils, chemicals, and organic solvents
  - [b] Use of our Products outdoors or in places where the Products are exposed to direct sunlight or dust
  - [c] Use of our Products in places where the Products are exposed to sea wind or corrosive gases, including Cl<sub>2</sub>, H<sub>2</sub>S, NH<sub>3</sub>, SO<sub>2</sub>, and NO<sub>2</sub>
  - [d] Use of our Products in places where the Products are exposed to static electricity or electromagnetic waves
  - [e] Use of our Products in proximity to heat-producing components, plastic cords, or other flammable items
  - [f] Sealing or coating our Products with resin or other coating materials
  - [g] Use of our Products without cleaning residue of flux (Exclude cases where no-clean type fluxes is used. However, recommend sufficiently about the residue.); or Washing our Products by using water or water-soluble cleaning agents for cleaning residue after soldering
  - [h] Use of the Products in places subject to dew condensation
- 4. The Products are not subject to radiation-proof design.
- 5. Please verify and confirm characteristics of the final or mounted products in using the Products.
- 6. In particular, if a transient load (a large amount of load applied in a short period of time, such as pulse, is applied, confirmation of performance characteristics after on-board mounting is strongly recommended. Avoid applying power exceeding normal rated power; exceeding the power rating under steady-state loading condition may negatively affect product performance and reliability.
- 7. De-rate Power Dissipation depending on ambient temperature. When used in sealed area, confirm that it is the use in the range that does not exceed the maximum junction temperature.
- 8. Confirm that operation temperature is within the specified range described in the product specification.
- ROHM shall not be in any way responsible or liable for failure induced under deviant condition from what is defined in this document.

### Precaution for Mounting / Circuit board design

- 1. When a highly active halogenous (chlorine, bromine, etc.) flux is used, the residue of flux may negatively affect product performance and reliability.
- 2. In principle, the reflow soldering method must be used on a surface-mount products, the flow soldering method must be used on a through hole mount products. If the flow soldering method is preferred on a surface-mount products, please consult with the ROHM representative in advance.

For details, please refer to ROHM Mounting specification

### **Precautions Regarding Application Examples and External Circuits**

- 1. If change is made to the constant of an external circuit, please allow a sufficient margin considering variations of the characteristics of the Products and external components, including transient characteristics, as well as static characteristics.
- 2. You agree that application notes, reference designs, and associated data and information contained in this document are presented only as guidance for Products use. Therefore, in case you use such information, you are solely responsible for it and you must exercise your own independent verification and judgment in the use of such information contained in this document. ROHM shall not be in any way responsible or liable for any damages, expenses or losses incurred by you or third parties arising from the use of such information.

#### **Precaution for Electrostatic**

This Product is electrostatic sensitive product, which may be damaged due to electrostatic discharge. Please take proper caution in your manufacturing process and storage so that voltage exceeding the Products maximum rating will not be applied to Products. Please take special care under dry condition (e.g. Grounding of human body / equipment / solder iron, isolation from charged objects, setting of lonizer, friction prevention and temperature / humidity control).

### **Precaution for Storage / Transportation**

- 1. Product performance and soldered connections may deteriorate if the Products are stored in the places where:
  - [a] the Products are exposed to sea winds or corrosive gases, including Cl<sub>2</sub>, H<sub>2</sub>S, NH<sub>3</sub>, SO<sub>2</sub>, and NO<sub>2</sub>
  - [b] the temperature or humidity exceeds those recommended by ROHM
  - [c] the Products are exposed to direct sunshine or condensation
  - [d] the Products are exposed to high Electrostatic
- Even under ROHM recommended storage condition, solderability of products out of recommended storage time period
  may be degraded. It is strongly recommended to confirm solderability before using Products of which storage time is
  exceeding the recommended storage time period.
- 3. Store / transport cartons in the correct direction, which is indicated on a carton with a symbol. Otherwise bent leads may occur due to excessive stress applied when dropping of a carton.
- 4. Use Products within the specified time after opening a humidity barrier bag. Baking is required before using Products of which storage time is exceeding the recommended storage time period.

### **Precaution for Product Label**

A two-dimensional barcode printed on ROHM Products label is for ROHM's internal use only.

### **Precaution for Disposition**

When disposing Products please dispose them properly using an authorized industry waste company.

### **Precaution for Foreign Exchange and Foreign Trade act**

Since concerned goods might be fallen under listed items of export control prescribed by Foreign exchange and Foreign trade act, please consult with ROHM in case of export.

### **Precaution Regarding Intellectual Property Rights**

- 1. All information and data including but not limited to application example contained in this document is for reference only. ROHM does not warrant that foregoing information or data will not infringe any intellectual property rights or any other rights of any third party regarding such information or data.
- 2. ROHM shall not have any obligations where the claims, actions or demands arising from the combination of the Products with other articles such as components, circuits, systems or external equipment (including software).
- 3. No license, expressly or implied, is granted hereby under any intellectual property rights or other rights of ROHM or any third parties with respect to the Products or the information contained in this document. Provided, however, that ROHM will not assert its intellectual property rights or other rights against you or your customers to the extent necessary to manufacture or sell products containing the Products, subject to the terms and conditions herein.

#### Other Precaution

- 1. This document may not be reprinted or reproduced, in whole or in part, without prior written consent of ROHM.
- 2. The Products may not be disassembled, converted, modified, reproduced or otherwise changed without prior written consent of ROHM.
- In no event shall you use in any way whatsoever the Products and the related technical information contained in the Products or this document for any military purposes, including but not limited to, the development of mass-destruction weapons.
- 4. The proper names of companies or products described in this document are trademarks or registered trademarks of ROHM, its affiliated companies or third parties.

Notice-PAA-E Rev.004

### **General Precaution**

- 1. Before you use our Products, you are requested to carefully read this document and fully understand its contents. ROHM shall not be in any way responsible or liable for failure, malfunction or accident arising from the use of any ROHM's Products against warning, caution or note contained in this document.
- 2. All information contained in this document is current as of the issuing date and subject to change without any prior notice. Before purchasing or using ROHM's Products, please confirm the latest information with a ROHM sales representative.
- 3. The information contained in this document is provided on an "as is" basis and ROHM does not warrant that all information contained in this document is accurate and/or error-free. ROHM shall not be in any way responsible or liable for any damages, expenses or losses incurred by you or third parties resulting from inaccuracy or errors of or concerning such information.

Notice – WE Rev.001